Title :
Buffer insertion for noise and delay optimization
Author :
Alpert, Charles J. ; Devgan, Anirudh ; Quay, Stephen T.
Author_Institution :
IBM Austin Res. Lab., TX, USA
fDate :
11/1/1999 12:00:00 AM
Abstract :
Interconnect-driven optimization is an increasingly important step in high-performance design. Algorithms for buffer insertion have been successfully utilized to reduce delay in global interconnect paths; however, existing techniques only optimize delay and timing slack, With the continually increasing ratio of coupling capacitance to total capacitance and the use of aggressive dynamic logic circuit families, noise analysis and avoidance is becoming a major design bottleneck. Hence, timing and noise must be simultaneously optimized to achieve maximum performance. This paper presents comprehensive buffer insertion techniques for noise and delay optimization. Three algorithms are presented, the first for noise avoidance for single sink trees, the second for avoidance for multiple sink trees, and the last for simultaneous noise and delay optimization. We prove the optimality of each algorithm (under various assumptions) and present other theoretical results as well. We ran experiments on a high-performance microprocessor design and show that our approach fixes all noise violations, Our approach was separately verified by a detailed, simulation-based noise analysis tool. Further, we show that optimizing delay alone cannot fix all of the noise violations and that the performance penalty induced by optimizing both delay and noise as opposed to only delay is less than 2%
Keywords :
buffer circuits; capacitance; circuit optimisation; delays; digital integrated circuits; high level synthesis; integrated circuit design; integrated circuit interconnections; integrated circuit noise; network routing; timing; trees (mathematics); buffer insertion; coupling capacitance; delay optimization; delay reduction; dynamic logic circuit families; global interconnect paths; high-performance design; interconnect-driven optimization; microprocessor design; multiple sink trees; noise analysis; noise avoidance; noise optimization; noise violations; performance penalty; simulation-based noise analysis tool; simultaneous noise/delay optimization; single sink trees; total capacitance; Algorithm design and analysis; Capacitance; Circuit noise; Coupling circuits; Delay; Design optimization; Integrated circuit interconnections; Logic circuits; Noise reduction; Timing;
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on