Title :
Three-Dimensional
ReRAM With Vertical BJT Driver by CMOS Logic Compatible Process
Author :
Wang, Ching-Hua ; Tsai, Yi-Hung ; Lin, Kai-Chun ; Chang, Meng-Fan ; King, Ya-Chin ; Lin, Chrong Jung ; Sheu, Shyh-Shyuan ; Chen, Yu-Sheng ; Lee, Heng-Yuan ; Chen, Frederick T. ; Tsai, Ming-Jinn
Author_Institution :
Microelectron. Lab., Nat. Tsing Hua Univ., Hsinchu, Taiwan
Abstract :
A new 3-D vertical bipolar junction transistor (BJT) resistive-switching memory (ReRAM) cell with complimentary metal-oxide-semiconductor-compatible process has been demonstrated and characterized. A new logic-compatible BJT is vertically formed underneath the resistive stacked film of TiN/Ti/HfO2/TiN as a high-performance current driver and bit-cell selector. Using a shallow and tiny N-type lightly doped drain to be an emitter connects with ReRAM film as the bitline, a very thin and self-aligned P-pocket implant layer to be the wordline, and the N-well is the collector of the cells. As a result, the new 3-D ReRAM cell is very area saving and efficiently operated by the high-gain (β >; 50) BJT at a low voltage of 2 V for reset and 1.5 V for set. By adapting the highly shrinkable 3-D BJT current driver in ReRAM, the ReRAM is fully decoupled with the gate length and oxide thickness of logic metal-oxide-semiconductor field-effect transistors; furthermore, it can easily be scaled down to 4F2 under the lithographic limitation of defining ReRAM film with F2 area.
Keywords :
CMOS logic circuits; CMOS memory circuits; bipolar transistors; field effect transistors; hafnium compounds; random-access storage; titanium; titanium compounds; 3D vertical BJT driver; 3D vertical bipolar junction transistor driver; CMOS logic compatible process; N-type lightly doped drain; TiN-Ti-HfO2-TiN; bit-cell selector; complimentary metal-oxide-semiconductor-logic-compatible process; current driver; lithographic limitation; logic metal-oxide-semiconductor field-effect transistor; oxide thickness; resistive stacked film; resistive-switching memory cell; self-aligned P-pocket implant layer; three-dimensional 4F2 ReRAM cell; voltage 1.5 V; voltage 2 V; Arrays; CMOS integrated circuits; Logic gates; Resistance; Tin; Transistors; Voltage measurement; Contact resistive RAM (CR-RAM); NVM; current bias method; high resistance state (HRS); low resistance state (LRS); set/reset current;
Journal_Title :
Electron Devices, IEEE Transactions on
DOI :
10.1109/TED.2011.2157928