DocumentCode :
1274452
Title :
Low power and cost effective scaling engine with locking frame rate for display controllers
Author :
Huang, Chung-Hsun ; Chang, Chao-Yang
Author_Institution :
Inst. of Electr. Eng., Nat. Chung Cheng Univ., Chiayi, Taiwan
Volume :
57
Issue :
2
fYear :
2011
fDate :
5/1/2011 12:00:00 AM
Firstpage :
305
Lastpage :
312
Abstract :
Embedded memory typically requires significant silicon chip area, and in the case of display controller chip designs with a locking frame rate, it entails high power consumption. In this paper, we introduce a low-power cost-effective scaling engine with locking frame rate, with reduced memory capacity requirements. Using our proposed H-V scaling direction-interchangeable architecture, the scaling engine can dynamically adjust the data processing flow for reduced memory usage and lower power consumption. Evaluating the cost and power consumption, and in comparison with two conventional scaling engines, our proposed design reduces embedded memory requirements by 76% and 10% in the two cases, and has 99% and 18% lower power consumption, respectively.
Keywords :
costing; display instrumentation; low-power electronics; scaling circuits; H-V scaling direction; cost effective; display controllers; embedded memory; interchangeable architecture; locking frame rate; low power; scaling engine; Clocks; Engines; Interpolation; Memory management; Pixel; Synchronization; cost effective; lock frame rate; low power; real time processing; scaling engine;
fLanguage :
English
Journal_Title :
Consumer Electronics, IEEE Transactions on
Publisher :
ieee
ISSN :
0098-3063
Type :
jour
DOI :
10.1109/TCE.2011.5955160
Filename :
5955160
Link To Document :
بازگشت