DocumentCode :
1274573
Title :
A unified systolic array for discrete cosine and sine transforms
Author :
Chang, Long-Wen ; Wu, Ming-Chang
Author_Institution :
Inst. of Comput. Sci., Nat Tsing Hua Univ., Hsinchu, Taiwan
Volume :
39
Issue :
1
fYear :
1991
fDate :
1/1/1991 12:00:00 AM
Firstpage :
192
Lastpage :
194
Abstract :
A linear systolic array for the discrete cosine transform, discrete sine transform, and their inverses is developed. It generates the transform kernel values recursively. Compared to the scheme with the transform kernel values prestored in memory either inside or outside each processing element, the clock period is shortened by a memory access time. In addition, the array pays no cost for prestorage. The systolic array has the advantages of pipelinability, regularity, locality, and scalability, making it quite suitable for VLSI signal processing
Keywords :
signal processing; systolic arrays; transforms; VLSI signal processing; discrete cosine transform; discrete sine transform; inverse transforms; linear systolic array; transform kernel values; unified systolic array; Clocks; Computer science; Costs; Councils; Discrete cosine transforms; Discrete transforms; Karhunen-Loeve transforms; Kernel; Speech coding; Systolic arrays;
fLanguage :
English
Journal_Title :
Signal Processing, IEEE Transactions on
Publisher :
ieee
ISSN :
1053-587X
Type :
jour
DOI :
10.1109/78.80779
Filename :
80779
Link To Document :
بازگشت