Title :
Crystallographic-Orientation-Dependent Gate-Induced Drain Leakage in Nanoscale MOSFETs
Author :
Pandey, Rajan K. ; Murali, Kota V R M ; Furkay, Stephen S. ; Oldiges, Philip J. ; Nowak, Edward J.
Author_Institution :
Semicond. R&D Center, IBM, Bangalore, India
Abstract :
The efficient and successful realization of low-power semiconductor devices demands, among other things, the ability to quantitatively model and minimize myriad leakage phenomena. We report herein a general physical model to quantitatively compute crystallographic-orientation-dependent gate-induced drain leakage (GIDL), and its numerical implementation in a continuum-based device simulator. This simulation model has been successfully compared with relevant experimental data derived from heavily doped vertical diodes and 45-nm silicon-based CMOS devices. Also, the process optimization of next-generation 32-nm low-power devices has been discussed in the context of GIDL.
Keywords :
MOSFET; crystallography; leakage currents; nanoelectronics; semiconductor device models; continuum-based device simulator; crystallographic-orientation-dependent gate-induced drain leakage; general physical model; heavily doped vertical diodes; leakage phenomena; low-power devices; low-power semiconductor devices; nanoscale MOSFETs; process optimization; silicon-based CMOS devices; simulation model; CMOS technology; Crystallography; Doping; Effective mass; Leakage current; Logic gates; MOSFETs; Nanoscale devices; Research and development; Semiconductor device modeling; Semiconductor process modeling; Silicon; Transistors; Tunneling; Band-to-band (BTB) tunneling; complex band structure; gate-induced drain leakage (GIDL);
Journal_Title :
Electron Devices, IEEE Transactions on
DOI :
10.1109/TED.2010.2054455