DocumentCode :
1279113
Title :
CMOS ternary flip-flops and their applications
Author :
Prosser, F. ; Wu, X. ; Chen, X.
Author_Institution :
Dept. of Comput. Sci., Indiana Univ., Bloomington, IN, USA
Volume :
135
Issue :
5
fYear :
1988
fDate :
9/1/1988 12:00:00 AM
Firstpage :
266
Lastpage :
272
Abstract :
Demonstrates a procedure for designing CMOS ternary circuits based on discussion of threshold comparison, transmission, and union operations. Using some basic CMOS ternary circuits, the authors design CMOS ternary flip-flops (tri-flops) such as ternary latch and various master/slave tri-flops. These tri-flops have two additional binary inverse outputs with a fixed threshold. As examples of sequential circuit design using these tri-flops, the authors present a modulo-9 up-counter and a mixed valued counter.
Keywords :
CMOS integrated circuits; flip-flops; integrated logic circuits; many-valued logics; CMOS ternary circuits; CMOS ternary flip-flops; mixed valued counter; modulo-9 up-counter; multivalued logic; sequential circuit design; threshold comparison; tri-flops;
fLanguage :
English
Journal_Title :
Computers and Digital Techniques, IEE Proceedings E
Publisher :
iet
ISSN :
0143-7062
Type :
jour
Filename :
6538
Link To Document :
بازگشت