Title :
A novel on-chip electrostatic discharge (ESD) protection with common discharge line for high-speed CMOS LSIs
Author :
Narita, Kaoru ; Horiguchi, Yoko ; Fujii, Takeo ; Nakamura, Kunio
Author_Institution :
LSI Memory Div., NEC Corp., Kanagawa, Japan
fDate :
7/1/1997 12:00:00 AM
Abstract :
A novel on-chip electrostatic discharge (ESD) protection for high-speed CMOS LSI´s that operate at higher than 500 MHz has been developed. Introduction of a newly developed common discharge line (CDL) can completely eliminate the protection device influence on the inner circuit operation. This enables minimization of the I/O capacitance by shrinking the dimension of the output transistor, which also serves as a protection device in conventional devices. This new protection (CDL protection) was applied to a high-speed DRAM of which I/O pin capacitance specification is 2 pF. As a result, the ESD tolerance of 4 kV for the charged device model test, 4 kV for the human body model test, and 700 V for the machine model test were obtained. In addition, the DRAM data rate higher than 660 MHz at room temperature was achieved. The results show significant improvement for both ESD and the I/O capacitance, compared with the conventional structure
Keywords :
CMOS memory circuits; DRAM chips; capacitance; electrostatic discharge; integrated circuit testing; large scale integration; 2 pF; 4 kV; 660 MHz; 700 V; I/O pin capacitance specification; charged device model test; common discharge line; high-speed CMOS LSIs; high-speed DRAM; human body model test; inner circuit operation; machine model test; on-chip electrostatic discharge protection; Biological system modeling; Capacitance; Circuits; Electrostatic discharge; Humans; Minimization; Protection; Random access memory; Testing; Transistors;
Journal_Title :
Electron Devices, IEEE Transactions on