DocumentCode :
1279422
Title :
A 100 MHz-to-1 GHz Fast-Lock Synchronous Clock Generator With DCC for Mobile Applications
Author :
Kim, Mi-Jo ; Kim, Lee-Sup
Author_Institution :
Dept. of Electr. & Electron. Eng., Korea Adv. Inst. of Sci. & Technol., Daejeon, South Korea
Volume :
58
Issue :
8
fYear :
2011
Firstpage :
477
Lastpage :
481
Abstract :
This brief presents an all-digital synchronous clock generator with an open-loop architecture, which achieves a fast lock and a wide range for mobile applications. The proposed architecture based on a clock-synchronized delay adopts a multipath delay line, which provides a high resolution and a low deterministic jitter with calibration circuits. A frequency range selector with a locking range moving technique achieves a wide-range operation. The proposed clock generator operates from 100 MHz to 1 GHz with a 14-ps peak-to-peak jitter performance at 1 GHz. The measured lock time is three to ten clock cycles depending on the operating frequency. The clock generator is implemented in a 0.18-μm CMOS process.
Keywords :
CMOS digital integrated circuits; clocks; mobile handsets; CMOS process; all-digital synchronous clock generator; fast-lock synchronous clock generator; frequency 100 MHz to 1 GHz; frequency range selector; mobile applications; multipath delay line; open-loop architecture; size 0.18 mum; Calibration; Clocks; Delay; Delay lines; Generators; Synchronization; Time frequency analysis; Clock-synchronized delay (CSD); multipath delay line; time-to-digital converter (TDC);
fLanguage :
English
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-7747
Type :
jour
DOI :
10.1109/TCSII.2011.2158731
Filename :
5959960
Link To Document :
بازگشت