DocumentCode :
1279483
Title :
Enhanced substrate current in SOI MOSFETs
Author :
Su, Pin ; Goto, Ken-Ichi ; Sugii, Toshihiro ; Hu, Chenming
Author_Institution :
Dept. of Electr. & Comput. Eng., California Univ., Berkeley, CA, USA
Volume :
23
Issue :
5
fYear :
2002
fDate :
5/1/2002 12:00:00 AM
Firstpage :
282
Lastpage :
284
Abstract :
This letter reports an enhanced substrate current at high gate bias in SOI MOSFETs. A comparison between coprocessed bulk and partially depleted SOI MOSFETs is used to present the enhancement unique to SOI devices and demonstrate the underlying mechanism. Other than electric field, a new source for carrier heating in the channel, i.e., self-lattice heating, is found to be responsible for the excess substrate current observed. The impact of this phenomenon on SOI device lifetime prediction and compact modeling under dynamic operating conditions typical of digital circuit operation is described. This SOI-specific enhancement must be considered in one-to-one comparisons between bulk and SOI MOSFETs regarding hot-carrier effects.
Keywords :
MOSFET; hot carriers; impact ionisation; semiconductor device models; semiconductor device reliability; silicon-on-insulator; thermal resistance; SOI MOSFETs; carrier heating; compact modeling; coprocessed bulk MOSFETs; device lifetime prediction; dynamic operating conditions; gate bias; hot-carrier effects; impact ionization; partially depleted MOSFETs; self-lattice heating; substrate current; Hot carrier effects; Impact ionization; MOSFETs; Predictive models; Resistance heating; Silicon on insulator technology; Substrates; Temperature; Thermal conductivity; Voltage;
fLanguage :
English
Journal_Title :
Electron Device Letters, IEEE
Publisher :
ieee
ISSN :
0741-3106
Type :
jour
DOI :
10.1109/55.998877
Filename :
998877
Link To Document :
بازگشت