DocumentCode :
1281246
Title :
Reliability Analysis of H-Tree Random Access Memories Implemented With Built in Current Sensors and Parity Codes for Multiple Bit Upset Correction
Author :
Argyrides, Costas ; Chipana, Raul ; Vargas, Fabian ; Pradhan, Dhiraj K.
Author_Institution :
C.A. EVOLVIT Ltd., Lemesos, Cyprus
Volume :
60
Issue :
3
fYear :
2011
Firstpage :
528
Lastpage :
537
Abstract :
This paper presents an efficient technique for designing high defect tolerance Static Random Access Memories (SRAMs) with significantly low power consumption. The new approach requires drastically lower area overhead, simpler encoding and decoding algorithms, and zero fault-detection latency time for multiple error detection when compared to conventional techniques. The approach is based on the use of Built-In-Current-Sensors (BICS) to detect the abnormal current dissipation in the memory power-bus to improve the reliability of H-Tree SRAM memories. This abnormal current is the result of a single-event upset (SEU) in the memory, and it is generated during the inversion of the state of the memory cell being upset (bit-flip). We demonstrate the assertions of the proposed approach with HSPICE simulations, and a reliability analysis that combines BICS with single-parity bit (or Hamming codes) per SRAM word to perform error correction. Furthermore, the basic infrastructure provided by this approach can also be used to dynamically reconfigure the SRAM memory to save power, and to leverage fabrication yield.
Keywords :
SPICE; SRAM chips; integrated circuit reliability; system buses; trees (mathematics); H-tree random access memory; HSPICE simulation; Hamming code; SRAM; built-in-current sensor; current dissipation; decoding; defect tolerance; encoding; error detection; memory power-bus; multiple bit upset correction; parity code; power consumption; reliability analysis; single-event upset; single-parity bit; static random access memory; zero fault-detection latency time; Computer architecture; Monitoring; Power demand; Random access memory; Reliability; Single event upset; Transistors; Bit upset correction; Hamming code; built-in current sensors; parity codes; random access memory reliability; single event upset;
fLanguage :
English
Journal_Title :
Reliability, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9529
Type :
jour
DOI :
10.1109/TR.2011.2161131
Filename :
5960821
Link To Document :
بازگشت