DocumentCode :
1281252
Title :
Masked Dual-Rail Precharge Logic Encounters State-of-the-Art Power Analysis Methods
Author :
Moradi, Amir ; Kirschbaum, Mario ; Eisenbarth, Thomas ; Paar, Christof
Author_Institution :
Horst Gortz Inst. for IT-Security, Ruhr Univ. Bochum, Bochum, Germany
Volume :
20
Issue :
9
fYear :
2012
Firstpage :
1578
Lastpage :
1589
Abstract :
Latest evaluation of the state-of-the-art iMDPL logic style has shown small information leakage compared to its predecessor version MDPL. Concurrently, new advanced power analysis attacks specifically targeting iMDPL have been proposed. Up to now, these attacks are purely theoretic and have not been applied to an implementation. We present a comprehensive analysis of iMDPL, backed by real measurements collected from a 180 nm iMDPL prototype chip. We thoroughly study the extent of remaining information leakage of iMDPL by applying all relevant attacks. Our investigation shows the vulnerability of the target device, a standalone AES core, to several of the advanced attack methods. In comparison to conventional power analysis attacks, the advanced attacks need less power measurements to obtain meaningful results. With the help of logic level simulations routing imbalances between complementary mask trees are identified as a major source of leakage.
Keywords :
cryptography; logic design; logic simulation; iMDPL logic style; iMDPL prototype chip; information leakage; logic level simulation; masked dual-rail precharge logic; power analysis; vulnerability; Clocks; Correlation; Delay; Logic gates; Power measurement; Semiconductor device measurement; Wires; AES; correlation; cryptography; delay; dual-rail precharge logic; encryption; energy consumption; iMDPL; logic design; masking; power analysis;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2011.2160375
Filename :
5960822
Link To Document :
بازگشت