DocumentCode :
1282880
Title :
Voltage- and current-based fault simulation for interconnect open defects
Author :
Konuk, Haluk
Author_Institution :
Agilent Technol., Palo Alto, CA, USA
Volume :
18
Issue :
12
fYear :
1999
fDate :
12/1/1999 12:00:00 AM
Firstpage :
1768
Lastpage :
1779
Abstract :
This paper describes a highly accurate and efficient fault simulator for interconnect opens in combinational or full-scan digital CMOS circuits. The analog behavior of the wires with interconnect opens is modeled very efficiently in the vicinity of the defect in order to predict what logic levels the fanout gates will interpret and whether a sufficient IDDQ current will be flowing inside the fanout gates. The fault simulation method is based on characterizing the standard cell library with SPICE, using transistor charge equations for the site of the open, using logic simulation for the rest of the circuit, taking four different factors that can affect the voltage of an open into account, and considering the potential oscillation and sequential behavior of interconnect opens. The tool can simulate test vectors for both voltage and current measurements. Simulation results of ISCAS85 layouts using stuck-at and IDDQ test sets are presented
Keywords :
CMOS digital integrated circuits; CMOS logic circuits; circuit analysis computing; combinational circuits; fault simulation; integrated circuit interconnections; integrated circuit testing; logic testing; IDDQ current; IDDQ test sets; ISCAS85 layouts; SPICE; combinational CMOS circuits; current measurements; current-based fault simulation; fanout gates; full-scan digital CMOS circuit; interconnect open defects; logic levels; logic simulation; oscillation behavior; sequential behavior; standard cell library characterisation; stuck-at test sets; test vectors simulation; transistor charge equations; voltage measurements; voltage-based fault simulation; CMOS digital integrated circuits; CMOS logic circuits; Circuit faults; Circuit simulation; Circuit testing; Integrated circuit interconnections; Predictive models; Semiconductor device modeling; Voltage; Wires;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/43.811326
Filename :
811326
Link To Document :
بازگشت