DocumentCode :
1287993
Title :
Low-power parasitic-insensitive switched-capacitor integrator for delta-sigma ADCs
Author :
Wang, Tao ; Temes, Gabor C.
Author_Institution :
Sch. of Electr. Eng. & Comput. Sci., Oregon State Univ., Corvallis, OR, USA
Volume :
46
Issue :
16
fYear :
2010
Firstpage :
1114
Lastpage :
1116
Abstract :
A low-power parasitic-insensitive switched-capacitor (SC) integrator is proposed for ΔΣ ADCs. Compared to the conventional SC integrator, the new one achieves much lower power dissipation for the same sampling noise specification. A cancellation technique is used to reduce the nonlinearity of the integrator. An effective ΔΣ ADC topology is described which can incorporate the new integrator. Simulation shows that high linearity can be achieved by the new integrator, while consuming very low power.
Keywords :
analogue-digital conversion; delta-sigma modulation; ΔΣ ADCs; cancellation technique; delta-sigma ADC; low-power parasitic-insensitive switched-capacitor integrator; lower power dissipation; sampling noise specification;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el.2010.1347
Filename :
5542560
Link To Document :
بازگشت