DocumentCode :
1290374
Title :
Estimating Information-Theoretical nand Flash Memory Storage Capacity and its Implication to Memory System Design Space Exploration
Author :
Dong, Guiqiang ; Pan, Yangyang ; Xie, Ningde ; Varanasi, Chandra ; Zhang, Tong
Author_Institution :
Electr., Comput., & Syst. Eng. Dept., Rensselaer Polytech. Inst. (RPI), Troy, NY, USA
Volume :
20
Issue :
9
fYear :
2012
Firstpage :
1705
Lastpage :
1714
Abstract :
Today and future NAND flash memory will heavily rely on system-level fault-tolerance techniques such as error correction code (ECC) to ensure the overall system storage integrity. Since ECC demands the storage of coding redundancy and hence degrades effective cell storage efficiency, it is highly desirable to use more powerful coding solutions that can maintain the system storage reliability at less coding redundancy. This has motivated a growing interest in the industry to search for alternatives to BCH code being used in today. Regardless to specific ECCs, it is of great practical importance to know the theoretical limit on the achievable cell storage efficiency, which motivates this work. We first develop an approximate NAND flash memory channel model that explicitly incorporates program/erase (P/E) cycling effects and cell-to-cell interference, based on which we then develop strategies for estimating the information-theoretical bounds on cell storage efficiency. We show that it can readily reveal the tradeoffs among cell storage efficiency, P/E cycling endurance, and retention limit, which can provide important insights for system designers. Finally, motivated by the dynamics of P/E cycling effect revealed by the information-theoretical study, we propose two memory system design techniques that can improve the average NAND flash memory programming speed and increase the total amount of user data that can be stored in NAND flash cell over its entire lifetime.
Keywords :
BCH codes; NAND circuits; fault tolerance; flash memories; redundancy; BCH code; ECC; NAND flash cell; NAND flash memory channel model; NAND flash memory programming speed; cell storage efficiency; cell-to-cell interference; coding redundancy; coding solutions; information-theoretical NAND flash memory storage capacity; memory system design space exploration; overall system storage integrity; program-erase cycling effects; retention limit; system storage reliability; system-level fault-tolerance techniques; Channel capacity; Flash memory; Information theory; Interference; Memory management; Noise; Endurance; information theory; interference; model; nand flash; retention; storage capacity; tradeoff;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2011.2160747
Filename :
5975232
Link To Document :
بازگشت