DocumentCode :
129041
Title :
Yield and timing constrained spare TSV assignment for three-dimensional integrated circuits
Author :
Yu-Guang Chen ; Kuan-Yu Lai ; Ming-Chao Lee ; Yiyu Shi ; Wing-Kai Hon ; Shih-Chieh Chang
Author_Institution :
Dept. of Comput. Sci., Nat. Tsing Hua Univ., Hsinchu, Taiwan
fYear :
2014
fDate :
24-28 March 2014
Firstpage :
1
Lastpage :
4
Abstract :
Through Silicon Via (TSV) is a critical enabling technique in three-dimensional integrated circuits (3D ICs). However, it may suffer from many reliability issues. Various fault-tolerance mechanisms have been proposed in literature to improve yield, at the cost of significant area overhead. In this paper, we focus on the structure that uses one spare TSV for a group of original TSVs, and study the optimal assignment of spare TSVs under yield and timing constraints to minimize the total area overhead. We show that such problem can be modeled through constrained graph decomposition. An efficient heuristic is further developed to address this problem. Experimental results show that under the same yield and timing constraints, our heuristic can reduce the area overhead induced by the fault-tolerance mechanisms by up to 38%, compared with a seemingly more intuitive nearest-neighbor based heuristic.
Keywords :
fault tolerance; integrated circuit reliability; optimisation; three-dimensional integrated circuits; timing; 3D IC; 3D integrated circuits; constrained graph decomposition; fault tolerance mechanisms; nearest-neighbor based heuristic; spare TSV assignment; through silicon via; timing constraints; total area overhead; yield constraints; Conferences; Fault tolerance; Fault tolerant systems; Three-dimensional displays; Through-silicon vias; Timing; 3D IC; Fault-Tolerance; Reliability; TSV;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe Conference and Exhibition (DATE), 2014
Conference_Location :
Dresden
Type :
conf
DOI :
10.7873/DATE.2014.118
Filename :
6800319
Link To Document :
بازگشت