DocumentCode :
129056
Title :
A low power and robust carbon nanotube 6T SRAM design with metallic tolerance
Author :
Luo Sun ; Mathew, Jinesh ; Shafik, Rishad Ahmed ; Pradhan, D.K. ; Zhen Li
Author_Institution :
Dept. of Comput. Sci., Univ. of Bristol, Bristol, UK
fYear :
2014
fDate :
24-28 March 2014
Firstpage :
1
Lastpage :
4
Abstract :
Carbon nanotube field-effect transistor (CNTFET) is envisioned as a promising device to overcome the limitations of traditional CMOS based MOSFETs due to its favourable physical properties. This paper presents a novel six-transistor (6T) static random access memory (SRAM) bitcell design using CNTFETs. Extensive validations and comparative analyses are carried out with the proposed SRAM design using SPICE based simulations. We show that the proposed CNTFET based SRAM has a significantly better static noise margin (SNM) and write ability margin (WAM) compared to a CNTFET-based standard 6T bitcell, equivalent to isolated read-port 8T cell based on CNTFET, while consuming less dynamic power. We further demonstrate that it exhibits higher robustness under process, voltage and temperature (PVT) variations when compared with the traditional CMOS SRAM cell designs. Furthermore, metallic CNTs removal technique is used considering metallic tolerance to make the proposed SRAM design more reliable.
Keywords :
CMOS integrated circuits; MOSFET circuits; SPICE; SRAM chips; carbon nanotubes; field effect transistors; logic design; low-power electronics; transistor circuits; CMOS based MOSFET; SPICE; carbon nanotube 6T SRAM design; field-effect transistor; metallic tolerance; static noise margin; static random access memory; write ability margin; CMOS integrated circuits; CNTFETs; Delays; SRAM cells; Standards;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe Conference and Exhibition (DATE), 2014
Conference_Location :
Dresden
Type :
conf
DOI :
10.7873/DATE.2014.125
Filename :
6800326
Link To Document :
بازگشت