DocumentCode :
1291557
Title :
Software techniques in ADA for high-level hardware descriptions
Author :
Ghosh, Sumit
Author_Institution :
AT&T Bell Labs., Murray Hill, NJ, USA
Volume :
2
Issue :
2
fYear :
1986
fDate :
3/1/1986 12:00:00 AM
Firstpage :
32
Lastpage :
47
Abstract :
An analysis is presented of the software techniques in Ada that are related to a high-level hardware description of digital designs and a distributed simulator, and a selected few are proposed as most appropriate. The proposed techniques have been verified in RDV, an experimental rule-based design verifier at Stanford University. Centralized and distributed scheduling techniques are also presented; the latter are proposed as an approach that may constitute a distributed verifier and potentially execute faster on multiprocessor architecture. Also proposed is a new concept, dynamic multilevel simulation or zooming, that solves the problem of inefficiency associated with the conventional static multilevel simulation approaches.
Keywords :
Ada; circuit CAD; digital circuits; digital simulation; distributed processing; expert systems; specification languages; Ada; Stanford University; centralized scheduling; digital designs; distributed scheduling techniques; distributed simulator; distributed verifier; dynamic multilevel simulation; high-level hardware descriptions; multiprocessor architecture; rule-based design verifier; software techniques; zooming; Data structures; Hardware; Integrated circuit modeling; Logic gates; Object recognition; Synchronization;
fLanguage :
English
Journal_Title :
Circuits and Devices Magazine, IEEE
Publisher :
ieee
ISSN :
8755-3996
Type :
jour
DOI :
10.1109/MCD.1986.6311802
Filename :
6311802
Link To Document :
بازگشت