DocumentCode :
129326
Title :
Connecting different worlds — Technology abstraction for reliability-aware design and Test
Author :
Schlichtmann, Ulf ; Kleeberger, Veit B. ; Abraham, J.A. ; Evans, Adrian ; Gimmler-Dumon, Christina ; Glas, Michael ; Herkersdorf, Andreas ; Nassif, Sani R. ; Wehn, Norbert
fYear :
2014
fDate :
24-28 March 2014
Firstpage :
1
Lastpage :
8
Abstract :
The rapid shrinking of device geometries in the nanometer regime requires new technology-aware design methodologies. These must be able to evaluate the resilience of the circuit throughout all System on Chip (SoC) abstraction levels. To successfully guide design decisions at the system level, reliability models, which abstract technology information, are required to identify those parts of the system where additional protection in the form of hardware or software coun-termeasures is most effective. Interfaces such as the presented Resilience Articulation Point (RAP) or the Reliability Interchange Information Format (RIIF) are required to enable EDA-assisted analysis and propagation of reliability information. The models are discussed from different perspectives, such as design and test.
Keywords :
integrated circuit design; integrated circuit reliability; integrated circuit testing; system-on-chip; EDA assisted analysis; reliability aware design; reliability aware test; reliability interchange information format; resilience articulation point; system on chip abstraction levels; technology abstraction; technology aware design methodologies; Integrated circuit reliability; Mathematical model; Random access memory; Reliability engineering; Resilience; System-on-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe Conference and Exhibition (DATE), 2014
Conference_Location :
Dresden
Type :
conf
DOI :
10.7873/DATE.2014.265
Filename :
6800466
Link To Document :
بازگشت