DocumentCode :
129392
Title :
Efficient simulation and modelling of non-rectangular NoC topologies
Author :
Ji Qi ; Zwolinski, Mark
Author_Institution :
Electron. & Comput. Sci., Univ. of Southampton, Southampton, UK
fYear :
2014
fDate :
24-28 March 2014
Firstpage :
1
Lastpage :
4
Abstract :
With increasing chip complexity, Networks-on-Chips (NoCs) are becoming a central platform for future on-chip communications. Many regular NoC architectures have been proposed to eliminate the communication bottlenecks of traditional bus-based networks. Non-rectangular and irregular architectures have also been proposed to increase performance. However, the complexity of designing custom non-rectangular networks leads to a rapid increase in design and verification times. To alleviate the conflict between performance and efficiency, this paper proposes a novel method that efficiently constructs virtual non-rectangular topologies on a mesh network by using time-regulated models to emulate irregular patterns. Data routings on virtual hexagonal and two irregular geometries validate the proposed method. An MPEG-4 decoder is used to exemplify the proposed method for media applications. Results analysis shows the virtual topologies emulated by the proposed method can provide precise timing and energy performance.
Keywords :
codecs; logic design; network topology; network-on-chip; MPEG-4 decoder; bus-based networks; chip complexity; data routings; irregular NoC architectures; mesh network; networks-on-chips; nonrectangular NoC architectures; nonrectangular NoC topologies; on-chip communications; time-regulated models; virtual hexagonal geometries; Decoding; Geometry; Mesh networks; Network topology; Timing; Topology; Transform coding;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe Conference and Exhibition (DATE), 2014
Conference_Location :
Dresden
Type :
conf
DOI :
10.7873/DATE.2014.298
Filename :
6800499
Link To Document :
بازگشت