Title :
Degradation of Amorphous Silicon Thin Film Transistors Under Negative Gate Bias Stress
Author :
Dapeng Zhou ; Mingxiang Wang ; Shengdong Zhang
Author_Institution :
Dept. of Microelectron., Soochow Univ., Suzhou, China
Abstract :
Degradation of amorphous silicon thin-film transistors under negative gate bias stresses is systematically investigated. It is found that both state creation and hole trapping contribute to device threshold voltage Vth shifts. For direct-current stresses, state creation dominates in low-stress amplitude conditions, whereas hole trapping could dominate the second-stage degradation in high-stress amplitude conditions. For alternating-current stresses, it is found that domination of state creation or hole trapping mechanisms depends on stress frequency f, temperature, amplitude, and stress time. As a result, different turnaround phenomena of Vth degradation are observed. Both state creation and hole trapping mechanisms are enhanced by higher stress temperatures and amplitudes. Based on an RC delay model, both f- and duty-ratio-dependent degradation under low-f stress conditions can be understood, whereas a recovery phenomenon under high- f stress conditions can be explained by the hole trapping/emission mechanism. Device leakage current Ioff decreases under low-f stress but increases under high- f stress. State creation is considered responsible for the Ioff reduction, whereas hole injection is considered responsible for the Ioff increase.
Keywords :
delays; elemental semiconductors; leakage currents; silicon; thin film transistors; RC delay model; Si; alternating-current stress; device threshold voltage shift; direct-current stress; duty-ratio-dependent degradation; f-dependent degradation; high-f stress condition; high-stress amplitude condition; higher stress amplitude; higher stress temperature; hole injection; hole trapping mechanism; hole trapping-emission mechanism; leakage current; low-f stress condition; low-stress amplitude condition; negative gate bias stress; recovery phenomenon; second-stage degradation; state creation trapping mechanism; thin film transistor; Charge carrier processes; Degradation; Delay; Delay effects; Insulators; Logic gates; Stress; Amorphous silicon (a-Si); gate bias stress; thin-film transistors (TFTs);
Journal_Title :
Electron Devices, IEEE Transactions on
DOI :
10.1109/TED.2011.2161635