DocumentCode :
1294671
Title :
Compact low-power 7-bit 2.6 GS/s 65 nm CMOS ADC for 60 GHz applications
Author :
Ku, Ian ; Xu, Zongben ; Kuan, Y.C. ; Wang, Y.H. ; Chang, Mau-Chung Frank
Author_Institution :
Dept. of Electr. Eng., Univ. of California, Los Angeles, CA, USA
Volume :
47
Issue :
16
fYear :
2011
Firstpage :
907
Lastpage :
909
Abstract :
A 7-bit, 2.6 GS/s time-interleaved analogue-to-digital converter (ADC) for 60 GHz applications is designed and fabricated in 65 nm CMOS. The proposed subranging ADC architecture with time-shifting track-and-hold and two-phase amplification and encoding significantly enhances the speed of individual ADCs and reduces the number of interleaved channels to only four. At 2.6 GS/s sampling rate with a 1.355 GHz input signal, the ADC achieves an effective number of bits of 5.5 bits. Its core occupies 0.3 mm2 chip area and draws 45 mA current from a 1 V supply.
Keywords :
CMOS digital integrated circuits; analogue-digital conversion; CMOS ADC; current 45 mA; frequency 60 GHz; size 65 nm; time-interleaved analogue-digital converter; time-shifting track-and-hold; two-phase amplification; voltage 1 V; word length 7 bit;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el.2011.1368
Filename :
5980025
Link To Document :
بازگشت