DocumentCode :
1295395
Title :
Generation of optimised fault lists for simulation of analogue circuits and test programs
Author :
Milne, A. ; Taylor, D. ; Saunders, J. ; Talbot, A.D.
Author_Institution :
Huddersfield Univ., UK
Volume :
146
Issue :
6
fYear :
1999
fDate :
12/1/1999 12:00:00 AM
Firstpage :
355
Lastpage :
360
Abstract :
The definition of a universally acceptable analogue fault model has been a major obstacle to the acceptance, by industry, of any of the new test and testability techniques that have been proposed for analogue and mixed-signal circuits. This is largely because analogue faults are difficult to model and very time consuming to simulate. Previous independent research has demonstrated how inductive fault analysis can be used to reduce the size of a fault set and how circuit sensitivity analysis can be employed to ascertain what constitutes a fault for each circuit component. The authors combine these two principles by first employing an inductive fault analysis to eliminate faults which are unlikely to occur from the fault set, and then employing a circuit sensitivity analysis to eliminate from the remaining set `faults´ which have no effect on circuit functionality. As a result, fault simulation becomes a significantly less onerous task and the evaluation and comparison of test programs and techniques can be achieved much more conveniently
Keywords :
analogue integrated circuits; circuit optimisation; circuit simulation; fault simulation; integrated circuit testing; sensitivity analysis; analogue circuits; analogue faults; circuit functionality; circuit sensitivity analysis; fault set; fault simulation; inductive fault analysis; optimised fault lists; test programs; testability techniques;
fLanguage :
English
Journal_Title :
Circuits, Devices and Systems, IEE Proceedings -
Publisher :
iet
ISSN :
1350-2409
Type :
jour
DOI :
10.1049/ip-cds:19990691
Filename :
819803
Link To Document :
بازگشت