DocumentCode :
1296370
Title :
Memory-centric network-on-chip for power efficient execution of task-level pipeline on a multi-core processor
Author :
Kim, Dongkyu ; Kim, Kunsu ; Kim, J.-Y. ; Lee, Sang-Rim ; Yoo, Hoi-Jun
Author_Institution :
Div. of Electr. Eng., Korea Adv. Inst. of Sci. & Technol. (KAIST), Daejeon, South Korea
Volume :
3
Issue :
5
fYear :
2009
fDate :
9/1/2009 12:00:00 AM
Firstpage :
513
Lastpage :
524
Abstract :
For flexible mapping of various task-level pipelines on a multi-core processor, the authors proposed the memory-centric network-on-chip (NoC). The memory-centric NoC manages producer-consumer data transactions between the tasks in the case of task-level pipelines are distributed over multiple processing cores. Since the memory-centric NoC manages the data transactions, it relieves burden of the software running on the processing cores and this results in power-efficient execution of task-level pipeline. To prove advantages of the memory-centric NoC, the authors implemented a multi-core processor based on the memory-centric NoC.
Keywords :
microprocessor chips; network-on-chip; flexible mapping; memory-centric network-on-chip; multi-core processor; power efficient execution; task-level pipeline;
fLanguage :
English
Journal_Title :
Computers & Digital Techniques, IET
Publisher :
iet
ISSN :
1751-8601
Type :
jour
DOI :
10.1049/iet-cdt.2008.0085
Filename :
5200575
Link To Document :
بازگشت