Title :
Processing while routing: a network-on-chipbased parallel system
Author :
Fernandes, Sandro R. ; Oliveira, B.C. ; Costa, Maice ; Silva, I.S.
Author_Institution :
Dept. of Exact Sci. & Natural, Rural Fed. Univ. of the Semi-Arid, Mossoro, Brazil
fDate :
9/1/2009 12:00:00 AM
Abstract :
Technology integration has increased to the point where the development of multi-core processor architectures is a market reality nowadays. In this scenario, the interconnection network has a critical function when the number of cores increases, since it is impossible to use bus-based solutions. Other interconnection solutions have been employed. However, they are area and power expensive. This paper approaches this problem with a new NoC-based architecture and a new computation mode. It proposes the utilisation of network-on-chip not only as interconnection but also as the processing datapath.
Keywords :
multiprocessor interconnection networks; network-on-chip; parallel processing; telecommunication network routing; NoC-based architecture; interconnection network; multicore processor architecture; network routing; network-on-chip-based parallel system;
Journal_Title :
Computers & Digital Techniques, IET
DOI :
10.1049/iet-cdt.2008.0071