DocumentCode :
1300439
Title :
A distributed selector IC using GaAs MESFET´s with multilayer-interconnection structure
Author :
Murata, Koichi ; Otsuji, Taiichi ; Imai, Yuhki ; Sugitani, Suehiro
Author_Institution :
NTT Network Innovation Labs., Kanagawa, Japan
Volume :
35
Issue :
2
fYear :
2000
Firstpage :
258
Lastpage :
267
Abstract :
This paper describes novel high-speed selector circuits based on the distributed circuit approach and their circuit design methodologies. Two types of distributed selectors are designed and fabricated using 0.16 /spl mu/m GaAs MESFET´s with multilayer-interconnection structure. Both basically consist of eight stages of series-gated source-coupled field-effect transistor (FET) logic (SCFL) selector cell units laid out in a distributed fashion. The second circuit incorporates additional functions: a data input level shifter in each cell to make an SCFL interface for the data input and a balun for single-balance transformation of the clock input. A small-signal distributed amplifier design is extended to a large-signal distributed logic IC design, taking dynamic variations in transistor parameters into consideration. The error-free operation of both fabricated distributed selector IC´s is confirmed at up to 40 Gbit/s, and the first IC still exhibited eye opening with 130 mV voltage swing of the inside measurement at 70 Gbit/s, which reaches 80% of f/sub T/ of the fabricated FET. These distributed selector IC´s successfully exhibit eye opening at higher bit rates compared to the conventional lumped-element design selector.
Keywords :
III-V semiconductors; MESFET integrated circuits; distributed parameter networks; field effect logic circuits; gallium arsenide; high-speed integrated circuits; integrated circuit design; integrated circuit interconnections; logic design; multiplexing equipment; time division multiplexing; 0.16 micron; 40 Gbit/s; 70 Gbit/s; GaAs; GaAs MESFET IC; SCFL interface; TDM; balun; circuit design methodologies; clock input; data input level shifter; distributed selector IC; error-free operation; high-speed selector circuits; large-signal distributed logic IC design; multilayer-interconnection structure; series-gated SCFL selector cell units; single-balance transformation; source-coupled FET logic; Circuit synthesis; Clocks; Distributed amplifiers; Error-free operation; FET integrated circuits; Gallium arsenide; Impedance matching; Logic design; MESFET integrated circuits; Voltage;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/4.823451
Filename :
823451
Link To Document :
بازگشت