DocumentCode :
1300840
Title :
High-speed, low-power BiCMOS comparator using a pMOS variable load
Author :
Boni, A. ; Morandi, C.
Author_Institution :
Dipt. di Ingegeneria dell´´Inf., Parma Univ., Italy
Volume :
33
Issue :
1
fYear :
1998
fDate :
1/1/1998 12:00:00 AM
Firstpage :
143
Lastpage :
146
Abstract :
A novel BiCMOS latched comparator for high-speed, low-power applications is proposed. The resistive load of conventional current-steering comparators is replaced by a variable load made by a pMOS transistor that, during the comparison cycle, is successively biased in three different operating regions. This solution provides a lower power consumption than conventional architectures, without sacrificing sampling speed. Post-layout simulation results and measurements performed on the prototypes are presented
Keywords :
BiCMOS analogue integrated circuits; comparators (circuits); high-speed low-power BiCMOS latched comparator; pMOS transistor; variable load; Analog-digital conversion; BiCMOS integrated circuits; Capacitance; Circuit simulation; Differential amplifiers; Energy consumption; MOSFETs; Performance evaluation; Sampling methods; Voltage;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/4.654946
Filename :
654946
Link To Document :
بازگشت