DocumentCode :
1301021
Title :
A 65 nm Gate-Level Pipelined Self-Synchronous FPGA for High Performance and Variation Robust Operation
Author :
Devlin, Benjamin ; Ikeda, Makoto ; Asada, Kunihiro
Author_Institution :
Dept. of Electron. Eng., Univ. of Tokyo, Tokyo, Japan
Volume :
46
Issue :
11
fYear :
2011
Firstpage :
2500
Lastpage :
2513
Abstract :
A 65 nm self-synchronous field programmable gate array (SSFPGA) with delay insensitive operation and pipeline granularity at the gate level, is shown to be robust to process voltage and temperature (PVT) variations. The proposed SSFPGA employs a 38 × 38 array of four-input, three-stage self-synchronous configurable logic blocks, with the introduction of a new dual tree-divider four-input, three-pipeline stage LUT to achieve a 2.97 GHz throughput at 1.2 V. Correct operation is measured with 500 mVp-p, 1.12 GHz externally introduced power supply noise at 1.2 V power supply, equivalent to 42% power supply bounce. Sensitivity against power supply noise frequency has been measured, and confirmed with simulation results to show a strong correlation with the average operating frequency. Correct operation was shown over 10 chips with 16% performance variation, with VDD change from 728 mV to 2 V, and temperature change from 0°C to 120°C, without tuning any input parameters such as clock frequency, supply voltages and biases. Results show the SSFPGA can adapt and is inherently robust to these variations with internal throughput measured from 300 MHz to 4.07 GHz, while maintaining correct operation. The operation under noisey power supply conditions is compared to a conventional synchronous FPGA, which show the SSFPGA has 4.2 times error free operation. The failure mode is also measured on the SSFPGA using an accelerated stress cycle between 0°C and 120°C at 2 V, showing the SSFPGA has 8% longer correct operation before chip malfunction past a 10% delay margin commonly used in synchronous systems.
Keywords :
field programmable gate arrays; table lookup; accelerated stress cycle; chip malfunction; delay insensitive operation; frequency 2.97 GHz; gate-level pipelined self-synchronous FPGA; pipeline granularity; power supply bounce; power supply noise frequency; self-synchronous configurable logic blocks; size 65 nm; temperature 0 degC to 120 degC; variation robust operation; voltage 1.2 V; voltage 728 mV to 2 V; Computer architecture; Delay; Field programmable gate arrays; Logic gates; Pipeline processing; Pipelines; Throughput; Dynamic logic; gate-level dual pipeline; high throughput; power supply bounce; reconfigurable VLSI; self-synchronous field-programmable gate array (SSFPGA); variation robust;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2011.2164024
Filename :
5989874
Link To Document :
بازگشت