DocumentCode :
1302167
Title :
Voltage-Driven Partial-RESET Multilevel Programming in Phase-Change Memories
Author :
Braga, Stefania ; Sanasi, Alessandro ; Cabrini, Alessandro ; Torelli, Guido
Author_Institution :
Univ. of Pavia, Pavia, Italy
Volume :
57
Issue :
10
fYear :
2010
Firstpage :
2556
Lastpage :
2563
Abstract :
In this paper, the feasibility of partial-RESET programming in phase-change memories is experimentally investigated by considering both the single-cell behavior and the effects of parameter spreads over a memory array. The aim of this paper is to highlight advantages and drawbacks of partial-RESET programming from the viewpoint of multilevel (ML) storage. Although high reproducibility of a partial-RESET programming curve of a single cell has been observed, the parameter spreads over the array imply the need for a program-and-verify (P&V) approach to achieve the necessary accuracy for ML storage. In order to demonstrate the feasibility of partial-RESET ML programming, 4 log-spaced levels within the available resistance window have been programmed by means of a staircase-up P&V algorithm.
Keywords :
phase change memories; memory array; multilevel storage; phase change memories; program-and-verify approach; resistance window; voltage-driven partial-RESET multilevel programming; Accuracy; Arrays; Microprocessors; Phase change materials; Programming; Resistance; Multilevel (ML) storage; partial-RESET programming; phase-change memories (PCMs);
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2010.2062185
Filename :
5555962
Link To Document :
بازگشت