Title :
A 0.4-to-3 GHz Digital PLL With PVT Insensitive Supply Noise Cancellation Using Deterministic Background Calibration
Author :
Elshazly, Amr ; Inti, Rajesh ; Yin, Wenjing ; Young, Brian ; Hanumolu, Pavan Kumar
Author_Institution :
Sch. of Electr. Eng. & Comput. Sci., Oregon State Univ., Corvallis, OR, USA
Abstract :
A digital phase-locked loop (DPLL) employs noise cancellation to mitigate performance degradation due to noise on the ring oscillator supply voltage. A deterministic test signal-based digital background calibration is used to accurately set the cancellation gain and thus achieve accurate cancellation under different process, voltage, temperature, and operating frequency conditions. A hybrid, linear proportional control and bang-bang digital integral control, is used to obviate the need for a high-resolution time-to-digital converter and reduce jitter due to frequency quantization error. Fabricated in 0.13 m CMOS technology, the DPLL operates from a 1.0 V supply and achieves an operating range of 0.4-to-3 GHz. At 1.5 GHz, the DPLL consumes 2.65 mW power wherein the cancellation circuitry consumes about 280 W. The proposed noise cancellation scheme reduces the DPLL´s peak-to-peak jitter from 330 to 50 ps in the presence of a 30 mV 10 MHz supply noise tone, and the DPLL peak-to-peak jitter is 50 ps in the absence of any supply noise. The DPLL occupies an active die area of 0.08 mm, of which the calibration logic and cancellation circuitry occupy only 12.5%.
Keywords :
CMOS digital integrated circuits; bang-bang control; digital phase locked loops; digital-analogue conversion; interference suppression; jitter; oscillators; proportional control; CMOS technology; PVT insensitive supply noise cancellation; bang-bang digital integral control; calibration logic; cancellation circuitry; deterministic test signal-based digital background calibration; digital PLL; digital phase-locked loop; frequency 0.4 GHz to 3 GHz; frequency 1.5 GHz; frequency quantization error; high-resolution time-to-digital converter; linear proportional control; operating frequency condition; peak-to-peak jitter; performance degradation; ring oscillator supply voltage; size 0.13 mum; voltage 1 V; Digital systems; Noise cancellation; Oscillators; Phase locked loops; Voltage-controlled oscillators; Area efficient; PVT insensitive; background calibration; calibration; delta-sigma DAC; deterministic test signal; digital PLL; digitally controlled oscillators (DCOs); hybrid loop filter; noise cancellation; phase-locked loops (PLLs); power supply noise; ring oscillator; self-calibrated;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2011.2162912