DocumentCode :
1303459
Title :
Discrete-Time Mixing Receiver Architecture for RF-Sampling Software-Defined Radio
Author :
Ru, Zhiyu ; Klumperink, Eric A M ; Nauta, Bram
Author_Institution :
Dept. of Electr. Eng., Univ. of Twente, Enschede, Netherlands
Volume :
45
Issue :
9
fYear :
2010
Firstpage :
1732
Lastpage :
1745
Abstract :
A discrete-time (DT) mixing architecture for RF-sampling receivers is presented. This architecture makes RF sampling more suitable for software-defined radio (SDR) as it achieves wideband quadrature demodulation and wideband harmonic rejection. The paper consists of two parts. In the first part, different downconversion techniques are classified and compared, leading to the definition of a DT mixing concept. The suitability of CT-mixing and RF-sampling receivers to SDR is also discussed. In the second part, we elaborate the DT-mixing architecture, which can be realized by de-multiplexing. Simulation shows a wideband 90° phase shift between I and Q outputs without systematic channel bandwidth limitation. Oversampling and harmonic rejection relaxes RF pre-filtering and reduces noise and interference folding. A proof-of-concept DT-mixing downconverter has been built in 65 nm CMOS, for 0.2 to 0.9 GHz RF band employing 8-times oversampling. It can reject 2nd to 6th harmonics by 40 dB typically and without systematic channel bandwidth limitation. Without an LNA, it achieves a gain of -0.5 to 2.5 dB, a DSB noise figure of 18 to 20 dB, an IIP3 = +10 dBm, and an IIP2 = +53 dBm, while consuming less than 19 mW including multiphase clock generation.
Keywords :
CMOS integrated circuits; radio receivers; software radio; CMOS; RF prefiltering; RF-sampling software-defined radio; discrete-time mixing receiver architecture; frequency 0.2 GHz to 0.9 GHz; gain -0.5 dB to 2.5 dB; multiphase clock generation; noise figure 18 dB to 20 dB; size 65 nm; wideband harmonic rejection; wideband quadrature demodulation; CMOS integrated circuits; Computer architecture; Harmonic analysis; Mixers; Radio frequency; Receivers; Wideband; CMOS; RF sampling; SDR; SWR; Sampling; SoC; anti-aliasing; continuous-time mixing; de-multiplexer; de-multiplexing; demodulation; discrete-time mixing; downconversion; downconverter; harmonic rejection; interference; mixing; oversampling; phase shift; quadrature; receiver; sampling receiver; software radio; software-defined radio; system-on-chip; wideband; wideband receiver; wideband sampling;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2010.2053860
Filename :
5556447
Link To Document :
بازگشت