DocumentCode :
1303808
Title :
Efficient processor arrays for the implementation of the generalised predictive-control algorithm
Author :
Karagianni, K. ; Chronopoulos, T. ; Tzes, A. ; Koussoulas, N. ; Stouraitis, T.
Author_Institution :
VLSI Design Lab., Patras Univ., Greece
Volume :
145
Issue :
1
fYear :
1998
fDate :
1/1/1998 12:00:00 AM
Firstpage :
47
Lastpage :
54
Abstract :
Processor-array architectures for the efficient implementation of the generalised predictive-control (GPC) algorithm are introduced, each exhibiting different area/time performance, processor utilisation and degree of programmability. The special features that the partial algorithms of GPC exhibit have been exploited, to derive efficient architectures of low complexity. A remarkable reduction of the execution time required for a complete cycle of the algorithm is achieved, compared with the long delay of executing the algorithm on a single processor
Keywords :
computerised control; parallel architectures; predictive control; area/time performance; efficient processor arrays; execution time; generalised predictive-control algorithm; low-complexity architectures; processor utilisation; processor-array architectures; programmability degree;
fLanguage :
English
Journal_Title :
Control Theory and Applications, IEE Proceedings -
Publisher :
iet
ISSN :
1350-2379
Type :
jour
DOI :
10.1049/ip-cta:19981637
Filename :
656110
Link To Document :
بازگشت