DocumentCode :
1304421
Title :
Time-Multiplexed Compressed Test of SOC Designs
Author :
Kinsman, Adam B. ; Nicolici, Nicola
Author_Institution :
Dept. of Electr. & Comput. Eng., McMaster Univ., Hamilton, ON, Canada
Volume :
18
Issue :
8
fYear :
2010
Firstpage :
1159
Lastpage :
1172
Abstract :
In this paper we observe that the necessary amount of compressed test data transferred from the tester to the embedded cores in a system-on-a-chip (SOC) varies significantly during the testing process. This motivates a novel approach to compressed system-on-a-chip testing based on time-multiplexing the tester channels. It is shown how the introduction of a few control channels will enable the sharing of data channels, on which compressed seeds are passed to every embedded core. Through the use of modular and scalable hardware for on-chip test control and test data decompression, we define a new algorithmic framework for test data compression that is applicable to system-on-a-chip devices comprising intellectual property-protected blocks.
Keywords :
integrated circuit design; integrated circuit testing; logic design; system-on-chip; SoC design; compressed system-on-a-chip testing; control channel; data channel; intellectual property-protected blocks; on-chip test control; test data decompression; tester channel; time-multiplexed compressed test;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2009.2021602
Filename :
5210134
Link To Document :
بازگشت