DocumentCode :
1304588
Title :
Optimum buffer circuits for driving long uniform lines
Author :
Dhar, Sanjay ; Franklin, Mark A.
Author_Institution :
Bellcore, Morristown, NJ, USA
Volume :
26
Issue :
1
fYear :
1991
fDate :
1/1/1991 12:00:00 AM
Firstpage :
32
Lastpage :
40
Abstract :
The design of optimum buffer circuits for driving long uniform lines is discussed. Given a uniform line, the size of the buffer driving the line, and the value of the capacitive load driven by the line, the problem considered consists of determining the type, number, and position of buffers that minimize the delay in the line. A variation of this problem that is also considered consists of minimizing the delay in the line when the area occupied by the buffers is constrained; this leads to the solution of the problem of minimizing the delay in driving a pure capacitive load under buffer area constraint. The optimal solution is formally developed, and some very good approximate solutions that can be obtained via simple computations are presented. It is shown that accepting a small increase in delay (of usually 5% over the minimum) can lead to a significant (about 50%) decrease in the area occupied by the buffers. Design curves that allow the reader to determine the optimum buffers with little effort are presented
Keywords :
VLSI; buffer circuits; driver circuits; minimisation; network synthesis; VLSI; approximate solutions; buffer area constraint; capacitive load; delay model; design curves; long uniform lines; minimisation; optimal solution; optimum buffer circuits; Circuits; Clocks; DH-HEMTs; Delay lines; Design methodology; Distributed computing; Fabrication; Signal design; Systolic arrays; Very large scale integration;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/4.65707
Filename :
65707
Link To Document :
بازگشت