DocumentCode :
1304812
Title :
The design and characterization of nonoverlapping super self-aligned BiCMOS technology
Author :
Chiu, Tzu-Yin ; Chin, Gen M. ; Lau, Maureen Y. ; Hanson, Ronald C. ; Morris, Mark D. ; Lee, Kwing F. ; Liu, Mark T Y ; Voschenkov, Alexander M. ; Swartz, Robert G. ; Archer, Vance D., III ; Finegan, Sean N. ; Feuer, Mark D.
Author_Institution :
AT&T Bell Lab., Holmdel, NJ, USA
Volume :
38
Issue :
1
fYear :
1991
fDate :
1/1/1991 12:00:00 AM
Firstpage :
141
Lastpage :
150
Abstract :
An optimal device structure for integrating bipolar and CMOS is described. Process design and device performance are discussed. Both the vertical n-p-n and MOS devices have non-overlapping super self-aligned (NOVA) structures. The base-collector and source/drain junction capacitances are significantly reduced. This structure allows complete silicidation of active polysilicon electrodes, cutting down the parasitic resistances of source, drain, and extrinsic base. The critical gate and emitter regions are protected from direct reactive ion etching exposure and damage. All shallow junctions are contacted by polysilicon electrodes which suppress silicide-induced leakage. An arsenic buried layer minimizes collector resistance and collector-substrate capacitance. A novel selective epitaxy capping technique suppresses lateral autodoping from the arsenic buried layer. Fully recessed oxide with polysilicon buffer layer is used to achieve a low defect density device isolation. CMOS with Leff=1.1 μm and W n/Wp=10 μm/10 μm exhibits averaged ring oscillator delay of 128 ps/stage. An n-p-n transistor with fT, of 14 GHz and low-power emitter-coupled logic ring oscillator with a delay of 97 ps/stage have been fabricated
Keywords :
BIMOS integrated circuits; emitter-coupled logic; integrated circuit technology; 128 ps; 14 GHz; 87 ps; MOS devices; NOVA structure; Si:As buried layer; active polysilicon electrodes; base collector capacitance; collector resistance; collector-substrate capacitance; device performance; emitter-coupled logic ring oscillator; fully recessed oxide; low defect density device isolation; n-p-n transistor; nonoverlapping super self-aligned BiCMOS technology; optimal device structure; parasitic resistances; polysilicon buffer layer; process design; ring oscillator delay; selective epitaxy capping technique; silicidation; silicide-induced leakage; source/drain junction capacitances; vertical n-p-n devices; Delay; Electrodes; Epitaxial growth; Etching; MOS devices; Parasitic capacitance; Process design; Protection; Ring oscillators; Silicidation;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/16.65748
Filename :
65748
Link To Document :
بازگشت