DocumentCode :
1305839
Title :
Static test compaction for diagnostic test sets of full-scan circuits
Author :
Pomeranz, Irith ; Reddy, S.M.
Author_Institution :
Sch. of Electr. & Comput. Eng., Purdue Univ., West Lafayette, IN, USA
Volume :
4
Issue :
5
fYear :
2010
fDate :
9/1/2010 12:00:00 AM
Firstpage :
365
Lastpage :
373
Abstract :
The authors describe a static test compaction procedure for diagnostic test sets of full-scan circuits. Similar to reverse order and random order fault simulation procedures applied to fault detection test sets, the procedure simulates the test set in different orders in order to identify unnecessary tests. Two features distinguish the procedure from earlier ones. (i) It uses a diagnostic fault simulation process based on equivalence classes to identify tests that are not necessary for distinguishing fault pairs. (ii) It includes an iterative reordering process whose goal is to increase the number of tests that will be identified as unnecessary. Experimental results are presented to demonstrate the ability of the procedure to compact diagnostic test sets and the effectiveness of the iterative reordering process.
Keywords :
circuit testing; fault simulation; iterative methods; diagnostic fault simulation process; diagnostic test sets; fault detection test sets; full-scan circuits; iterative reordering process; static test compaction;
fLanguage :
English
Journal_Title :
Computers & Digital Techniques, IET
Publisher :
iet
ISSN :
1751-8601
Type :
jour
DOI :
10.1049/iet-cdt.2009.0110
Filename :
5558385
Link To Document :
بازگشت