DocumentCode :
1305866
Title :
Low-power dual-edge triggered state-retention scan flip-flop
Author :
Karimiyan, H. ; Sayedi, Sayed Masoud ; Saidi, Hossein
Author_Institution :
ECE, Isfahan Univ. of Technol., Isfahan, Iran
Volume :
4
Issue :
5
fYear :
2010
fDate :
9/1/2010 12:00:00 AM
Firstpage :
410
Lastpage :
419
Abstract :
This study presents a dual-edge triggered static scanable flip-flop suitable for low-power applications. The proposed circuit deploys reduced swing-clock and swing-data to manage dynamic power. Furthermore, it employs clock- and power-gating during idle mode to eliminate dynamic power and reduce static power, while retaining its state. The static structure of the circuit makes it feasible to be used in variable frequency power control designs. HSPICE post-layout simulation conducted for 90 nm complementary metal-oxide semiconductor technology indicates that in addition to state retention and test capability, the proposed design, in terms of power-delay product, device count and leakage power is comparable to other high-performance flip-flops.
Keywords :
CMOS integrated circuits; flip-flops; power aware computing; circuit deployment; dynamic power; frequency power control designs; low-power dual edge triggered state-retention scan flip-flop; post layout simulation; power delay product; power gating; static power;
fLanguage :
English
Journal_Title :
Computers & Digital Techniques, IET
Publisher :
iet
ISSN :
1751-8601
Type :
jour
DOI :
10.1049/iet-cdt.2009.0059
Filename :
5558389
Link To Document :
بازگشت