Title :
FinFET SRAM Optimization With Fin Thickness and Surface Orientation
Author :
Kang, Mingu ; Song, S.C. ; Woo, S.H. ; Park, H.K. ; Abu-Rahma, M.H. ; Ge, L. ; Han, B.M. ; Wang, J. ; Yeap, G. ; Jung, S.O.
Author_Institution :
Sch. of Electr. & Electron. Eng., Yonsei Univ., Seoul, South Korea
Abstract :
In this paper, the design space, including fin thickness (Tfin), fin height (Hfin), fin ratio of bit-cell transistors, and surface orientation, is researched to optimize the stability, leakage current, array dynamic energy, and read/write delay of the FinFET SRAM under layout area constraints. The simulation results, which consider the variations of both Tfin and threshold voltage (Vth), show that most FinFET SRAM configurations achieve a superior read/write noise margin when compared with planar SRAMs. However, when two fins are used as pass gate transistors (PG) in FinFET SRAMs, enormous array dynamic energy is required due to the increased effective gate and drain capacitance. On the other hand, a FinFET SRAM with a one-fin PG in the (110) plane shows a smaller write noise margin than the planar SRAM. Thus, the one-fin PG in the (100) plane is suitable for FinFET SRAM design. The one-fin PG FinFET SRAM with Tfin = 10 nm and Hfin = 40 nm in the (100) plane achieves a three times larger noise margin when compared with the planar SRAM and consumes a 17% smaller bit-line toggling array energy at a cost of a 22% larger word-line toggling energy. It also achieves a 2.3 times smaller read delay and a 30% smaller write delay when compared with the planar SRAM.
Keywords :
MOSFET; SRAM chips; leakage currents; semiconductor device models; FinFET SRAM optimization; array dynamic energy; bit-cell transistor; fin height; fin ratio; fin thickness; leakage current; pass gate transistor; read-write delay; surface orientation; threshold voltage; FinFETs; Leakage current; Random access memory; SRAM chips; Cell current; FinFET; SRAM; leakage current; read stability; surface orientation; write stability;
Journal_Title :
Electron Devices, IEEE Transactions on
DOI :
10.1109/TED.2010.2065170