DocumentCode :
1308458
Title :
On the effect of floorplanning on the yield of large area integrated circuits
Author :
Koren, Zahava ; Koren, Israel
Author_Institution :
Dept. of Ind. Eng. & Oper. Res., Massachusetts Univ., Amherst, MA, USA
Volume :
5
Issue :
1
fYear :
1997
fDate :
3/1/1997 12:00:00 AM
Firstpage :
3
Lastpage :
14
Abstract :
Until recently, VLSI designers rarely considered yield issues when selecting a floorplan for a newly designed chip. This paper demonstrates that for large area VLSI chips, especially those that incorporate some fault tolerance, changes in the floorplan can affect the projected yield. We study several general floorplan structures, make some specific recommendations, and apply them to actual VLSI chips. We conclude that the floorplan of a chip can affect its projected yield in a nonnegligible way, for chips with or without fault-tolerance.
Keywords :
VLSI; integrated circuit layout; integrated circuit yield; VLSI chip; fault tolerance; floorplanning; large area integrated circuit; yield; Circuit faults; Conferences; Fault tolerance; Fault tolerant systems; Integrated circuit yield; Microprocessors; Process design; Redundancy; Semiconductor device modeling; Very large scale integration;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/92.555982
Filename :
555982
Link To Document :
بازگشت