DocumentCode :
1308486
Title :
Synthesis of pipelined DSP accelerators with dynamic scheduling
Author :
Schaumont, Patrick ; Vanthournout, Bart ; Bolsens, Ivo ; De Man, Hugo J.
Author_Institution :
IMEC, Leuven, Belgium
Volume :
5
Issue :
1
fYear :
1997
fDate :
3/1/1997 12:00:00 AM
Firstpage :
59
Lastpage :
68
Abstract :
To construct complete systems on silicon, application specific DSP accelerators are needed to speed up the execution of high throughput DSP algorithms. In this paper, a methodology is presented to synthesize high throughput DSP functions into accelerator processors containing a datapath of highly pipelined, bit-parallel hardware units. Emphasis is put on the definition of a controller architecture that allows efficient run-time schedules of these DSP algorithms on such highly pipelined data paths. The methodology is illustrated by means of an image encoding filter bank.
Keywords :
application specific integrated circuits; circuit CAD; digital filters; digital signal processing chips; logic CAD; pipeline processing; processor scheduling; accelerator processors; application specific DSP accelerators; bit-parallel hardware units; controller architecture; dynamic scheduling; efficient run-time schedules; high throughput DSP algorithms; highly pipelined data paths; image encoding filter bank; logic synthesis; pipelined DSP accelerators; Control system synthesis; Digital signal processing; Dynamic scheduling; Hardware; Image coding; Processor scheduling; Runtime; Scheduling algorithm; Silicon; Throughput;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/92.555987
Filename :
555987
Link To Document :
بازگشت