DocumentCode :
1309152
Title :
CMOS clock buffer with reduced supply noise sensitivity
Author :
Ravezzi, L. ; Partovi, H.
Author_Institution :
Veloce Technol., Santa Clara, CA, USA
Volume :
47
Issue :
17
fYear :
2011
Firstpage :
955
Lastpage :
956
Abstract :
A CMOS clock buffer that minimises the period jitter due to supply noise is presented. The proposed buffer features a highpass noise cancellation circuit which is able to halve the output period jitter compared to a standard CMOS buffer. By avoiding large decoupling capacitors to filter out the supply noise, this technique enables a more efficient use of the active area when compared to traditional jitter reduction techniques. The additional current consumption for the noise cancellation circuit is a fraction (up to 10%) of the amount of current allocated to the clock buffer.
Keywords :
CMOS integrated circuits; circuit noise; clocks; jitter; CMOS clock buffer; decoupling capacitors; highpass noise cancellation circuit; jitter reduction; period jitter; reduced supply noise sensitivity; standard CMOS buffer;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el.2011.1555
Filename :
6004732
Link To Document :
بازگشت