DocumentCode :
1309681
Title :
Substrate Gating of Contact Resistance in Graphene Transistors
Author :
Berdebes, Dionisis ; Low, Tony ; Sui, Yang ; Appenzeller, Joerg ; Lundstrom, Mark S.
Author_Institution :
Birck Nanotechnol. Center, Purdue Univ., West Lafayette, IN, USA
Volume :
58
Issue :
11
fYear :
2011
Firstpage :
3925
Lastpage :
3932
Abstract :
Metal contacts have been identified to be a key technological bottleneck for the realization of viable graphene electronics. Recently, it has been observed that for structures that possess both a top and a bottom gate, the electron-hole conductance asymmetry can be modulated by the bottom gate. In this paper, we explain this observation by postulating the presence of an effective thin interfacial dielectric layer between the metal contact and the underlying graphene. Electrical results from quantum transport calculations accounting for this modified electrostatics corroborate well with the experimentally measured contact resistances. This paper indicates that the engineering of a metal-graphene interface is a crucial step toward reducing the contact resistance for high-performance graphene transistors.
Keywords :
contact resistance; elemental semiconductors; graphene; transistors; C; contact resistance; effective thin interfacial dielectric layer; electrostatics; high-performance graphene transistors; metal contact; metal-graphene interface; quantum transport calculations; substrate gating; Contact resistance; Junctions; Metals; Quantum capacitance; Resistance; Transistors; Contacts; Landauer; graphene transistor; nonequilibrium Green´s function (NEGF); quantum transport;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2011.2163800
Filename :
6004826
Link To Document :
بازگشت