DocumentCode :
1309805
Title :
Spur-Free Multirate All-Digital PLL for Mobile Phones in 65 nm CMOS
Author :
Staszewski, Robert Bogdan ; Waheed, Khurram ; Dülger, Fikret ; Eliezer, Oren E.
Author_Institution :
Microelectron. Dept./DIMES, Tech. Univ. Delft, Delft, Netherlands
Volume :
46
Issue :
12
fYear :
2011
Firstpage :
2904
Lastpage :
2919
Abstract :
We propose a new multirate architecture of an all-digital PLL (ADPLL) featuring phase/frequency modulation capability. While the ADPLL approach has already proven its benefits of power dissipation and cost reduction through the discrete-time operation and full RF-SoC integration in nanoscale CMOS, the coarse discretization of the phase detector function tends to keep it from reaching the ultimate of the RF performance potential. The proposed ADPLL features an arbitrarily high data rate modulation that is independent from the reference frequency. It is also made substantially free from injection pulling and ill-shaped quantization noise of the TDC by means of dithering with dynamic adjustment of differential pair mismatches as well as frequency translation of the feedback clock. Low power techniques, such as speculative clock retiming and asynchronous counter are used. The presented ADPLL is implemented in 65 nm CMOS as part of a single-chip GSM/EDGE RF-SoC. It occupies 0.35 mm2 and consumes 32 mA of current at 1.2 V supply in the low frequency band. The measured results show a virtually spur-free operation.
Keywords :
CMOS digital integrated circuits; cellular radio; digital phase locked loops; low-power electronics; mobile handsets; phase detectors; radiofrequency integrated circuits; system-on-chip; asynchronous counter; coarse discretization; cost reduction; current 32 mA; differential pair mismatches; discrete-time operation; dithering dynamic adjustment; feedback clock; full RF-SoC integration; high data rate modulation; ill-shaped quantization noise; injection pulling; low power techniques; mobile phones; multirate architecture; nanoscale CMOS; phase detector function; phase-frequency modulation capability; power dissipation; reference frequency; single-chip GSM-EDGE; size 65 nm; speculative clock retiming; spur-free multirate all-digital PLL; time-to-digital converter; virtually spur-free operation; voltage 1.2 V; Bandwidth; CMOS integrated circuits; Converters; Frequency modulation; Phase locked loops; Transfer functions; All-digital PLL (ADPLL); digitally-controlled oscillator (DCO); dithering; multirate signal processing; phase-locked loop (PLL); time-to-digital converter (TDC);
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2011.2162769
Filename :
6004846
Link To Document :
بازگشت