DocumentCode :
1309847
Title :
Sub-2-ps, Static Phase Error Calibration Technique Incorporating Measurement Uncertainty Cancellation for Multi-Gigahertz Time-Interleaved T/H Circuits
Author :
Xia, Lingli ; Wang, Jingguang ; Beattie, Will ; Postman, Jacob ; Chiang, Patrick Yin
Author_Institution :
Sch. of Electr. Eng. & Comput. Sci., Oregon State Univ., Corvallis, OR, USA
Volume :
59
Issue :
2
fYear :
2012
Firstpage :
276
Lastpage :
284
Abstract :
A foreground digital calibration method is presented that calibrates the timing offsets between the multiple T/H (track/hold) circuits of time-interleaved analog-to-digital converters and multi-phase serial links. Two quantizer-based phase detectors sample the outputs of adjacent track/hold circuits, detecting any phase offsets arising from process mismatches in both the timing verniers and the T/H switches, and store the resulting digital decisions in histogram counters. Measurement inaccuracies resulting from quantizer offset are averaged away statistically by a round-robin rotation of the dual samplers, compensating for comparator imprecision. Built in a 90-nm CMOS process, the proposed calibration technique, after three iterations of both the phase measurement and subsequent timing vernier adjustment, reduces the static phase offset of each channel to less than ±0.5 ps in an 8-channel, 8 GS/s time-interleaved system. Further measurements using a T/H circuit as a down-conversion mixer confirm a residual phase error of less than ±2 ps.
Keywords :
CMOS integrated circuits; analogue-digital conversion; sample and hold circuits; CMOS process; T/H switches; digital decision; down-conversion mixer; foreground digital calibration; histogram counter; measurement inaccuracies; measurement uncertainty cancellation; multigigahertz time-interleaved T/H circuit; multiphase serial link; phase measurement; quantizer offset; quantizer-based phase detector; residual phase error; round-robin rotation; size 90 nm; static phase error calibration; static phase offset; time-interleaved analog-to-digital converter; timing offset; timing verniers; track/hold circuit; Calibration; Clocks; Delay; Detectors; Measurement uncertainty; Phase measurement; Histogram counter; multi-phase; time-interleaved; timing error calibration;
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2011.2162382
Filename :
6004852
Link To Document :
بازگشت