DocumentCode :
1311072
Title :
Adaptive Keeper Design for Dynamic Logic Circuits Using Rate Sensing Technique
Author :
Jeyasingh, Rakesh Gnana David ; Bhat, Navakanta ; Amrutu, Bharadwaj
Author_Institution :
Dept. of Electr. Eng., Stanford Univ., Stanford, CA, USA
Volume :
19
Issue :
2
fYear :
2011
Firstpage :
295
Lastpage :
304
Abstract :
The increasing variability in device leakage has made the design of keepers for wide OR structures a challenging task. The conventional feedback keepers (CONV) can no longer improve the performance of wide dynamic gates for the future technologies. In this paper, we propose an adaptive keeper technique called rate sensing keeper (RSK) that enables faster switching and tracks the variation across different process corners. It can switch upto 1.9× faster (for 20 legs) than CONV and can scale upto 32 legs as against 20 legs for CONV in a 130-nm 1.2-V process. The delay tracking is within 8% across the different process corners. We demonstrate the circuit operation of RSK using a 32 × 8 register file implemented in an industrial 130-nm 1.2-V CMOS process. The performance of individual dynamic logic gates are also evaluated on chip for various keeper techniques. We show that the RSK technique gives superior performance compared to the other alternatives such as Conditional Keeper (CKP) and current mirror-based keeper (LCR).
Keywords :
CMOS logic circuits; circuit feedback; CMOS process; adaptive keeper design; conventional feedback keepers; delay tracking; dynamic logic circuits; rate sensing keeper; rate sensing technique; size 130 nm; voltage 1.2 V; wide dynamic gates; Bias; keeper; process variation; rate sensing; wide OR;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2009.2031650
Filename :
5325655
Link To Document :
بازگشت