Title :
Degradation Analysis of p-Type Poly-Si Thin-Film Transistors Using Device Simulation
Author_Institution :
Dept. of Electron. & Inf., Ryukoku Univ., Otsu, Japan
Abstract :
The characteristic degradation of p-type poly-Si thin-film transistors is analyzed using a device simulation. An experiment indicates that the drain current increases under the hot-carrier stress as the stress drain bias increases. The device simulation clarifies that this degradation phenomenon can be reproduced by the electron traps at the insulator interface at least in 1 μm from the drain edge, but the electric field is high only in several hundred nanometers in the conventional trap model. This contradiction is dispelled by considering that the pseudo drain edge advances toward the channel region owing to the electron traps, allowing for a high electric field even far from the drain edge in the pseudo drain edge advance model.
Keywords :
semiconductor device models; thin film transistors; conventional trap model; degradation analysis; device simulation; electron traps; high electric field; hot carrier stress; p type poly Si thin film transistors; pseudo drain edge; stress drain bias; Degradation; Electron traps; Hot carriers; Insulators; Stress; Thin film transistors; Degradation; device simulation; p-type; poly-Si; thin-film transistor (TFT);
Journal_Title :
Electron Devices, IEEE Transactions on
DOI :
10.1109/TED.2011.2163801