DocumentCode :
1313732
Title :
High-speed area-efficient inner-product processor
Author :
Tawfik, Ameer ; El-Guibaly, F. ; Fahmi, Muhammad ; Abdel-Raheem, E. ; Agathoklis, P.
Author_Institution :
Dept. of Electr. & Comput. Eng., Victoria Univ., BC, Canada
Volume :
19
Issue :
4
fYear :
1994
Firstpage :
187
Lastpage :
191
Abstract :
In this paper, a novel technique for the design of a high-speed word-level two´s complement fixed-point inner-product processor is described. The new scheme offers a highly regular structure ideally suited for VLSI implementation. A comparison in terms of speed and area between the proposed scheme and two other inner-product processors is presented. A reduction in the computation time ranging from 20% to 50% compared with other schemes has been achieved using the proposed processor, without a significant increase in the required area.
Keywords :
VLSI; computational complexity; digital signal processing chips; pipeline arithmetic; DSP chips; VLSI implementation; area-efficient inner-product processor; computation time; highly regular structure; pipeline processing; word-level two´s complement fixed-point processor; Adders; Computer architecture; Delays; Inverters; Logic gates; Routing; Very large scale integration;
fLanguage :
English
Journal_Title :
Electrical and Computer Engineering, Canadian Journal of
Publisher :
ieee
ISSN :
0840-8688
Type :
jour
DOI :
10.1109/CJECE.1994.6591122
Filename :
6591122
Link To Document :
بازگشت