DocumentCode :
1315164
Title :
A 4-megacycle 18-bit checked binary counter
Author :
Homan, M.E.
Author_Institution :
International Business Machines Corporation, Poughkeepsie, N. Y.
Volume :
81
Issue :
6
fYear :
1963
Firstpage :
516
Lastpage :
522
Abstract :
A multibit counter, operating within the fundamental computer cycle, is a basic tool for computation. A parallel add 1-subtract 1 system is described which is logically designed for maximum speed. Checking logic is included to detect all single errors without increasing cycle time. Current switching and emitter-follower circuits using diffused junction transistors are employed in the specific design described. The parallel counter is shown to be more efficient than an equivalent serial counter when both cost and performance are taken into account.
Keywords :
Delays; Equations; Latches; Logic gates; Radiation detectors; Registers; Transistors;
fLanguage :
English
Journal_Title :
American Institute of Electrical Engineers, Part I: Communication and Electronics, Transactions of the
Publisher :
ieee
ISSN :
0097-2452
Type :
jour
DOI :
10.1109/TCE.1963.6591386
Filename :
6591386
Link To Document :
بازگشت