Title :
Spurious-Free Time-to-Digital Conversion in an ADPLL Using Short Dithering Sequences
Author :
Waheed, Khurram ; Staszewski, Robert Bogdan ; Dülger, Fikret ; Ullah, Mahbuba S. ; Vamvakos, Socrates D.
Author_Institution :
Freescale Semicond., Austin, TX, USA
Abstract :
We propose an enhancement to the digital phase detection mechanism in an all-digital phase-locked loop (ADPLL) by randomization of the frequency reference using carefully chosen dither sequences. This dithering renders the digital phase detector, realized as a time-to-digital converter (TDC), free from any phase domain spurious tones generated as a consequence of an ill-conditioned sampling of the feedback variable oscillator phase. In modern nanoscale technologies, TDC has a time quantization of 5 to 30 ps. This deadband can potentially result in spurious tones, whenever a near integer-N relationship arises between the oscillator frequency and the TDC sampling process. This work proposes injection of a spectrum-friendly short sequence dither into the reference clock signal to overcome the quantization introduced limit-cycles. This results in robust phase tracking performance and spurious-free operation of the ADPLL, which was verified in a 65-nm CMOS GSM/EDGE transmitter.
Keywords :
CMOS integrated circuits; clocks; phase locked loops; ADPLL; CMOS GSM/EDGE transmitter; all digital phase locked loop; digital phase detection mechanism; feedback variable oscillator phase; oscillator frequency; reference clock signal; short dithering sequences; spurious free time to digital conversion; Clocks; Delay; Frequency modulation; Inverters; Noise; Phase locked loops; Quantization; All-digital PLL; Phase-locked loop; deadband; digital-to-time converter (DTC); dithering; limit cycles; phase error; quantization; short dither sequence; time-to-digital converter (TDC);
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
DOI :
10.1109/TCSI.2011.2163981