DocumentCode :
1316740
Title :
Nonvolatile delay flip-flop using spin-transistor architecture with spin transfer torque MTJs for power-gating systems
Author :
Yamamoto, Seiichi ; Shuto, Y. ; Sugahara, S.
Author_Institution :
Dept. of Inf. Process., Tokyo Inst. of Technol., Yokohama, Japan
Volume :
47
Issue :
18
fYear :
2011
Firstpage :
1027
Lastpage :
1029
Abstract :
The power-gating (PG) ability of the authors´ previously proposed nonvolatile delay flip-flop (NV-DFF) using pseudo-spin-transistors with spin transfer torque magnetic tunnel junctions (STT-MTJs) is computationally analysed. Break-even time (BET) for nonvolatile logic circuits, which is an important index of energy performance for PG systems, is also formulated for the first time. The BET of the proposed NV-DFF can be effectively reduced by the design of the pseudo-spin-transistor parts of the cell. The NV-DFF is applicable to coarse- and fine-grained PG architectures owing to its potential BET of sub-microseconds in practical CMOS logic applications.
Keywords :
CMOS logic circuits; flip-flops; magnetic tunnelling; CMOS logic applications; MTJ; break-even time; coarse-grained power-gating; fine-grained power-gating; nonvolatile delay flip-flop; nonvolatile logic circuits; spin transfer torque magnetic tunnel junctions; spin-transistor;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el.2011.1807
Filename :
6012953
Link To Document :
بازگشت