Title :
Cost-effective novel flexible cell-level systolic architecture for high throughput implementation of 2-D FIR filters
Author :
Mohanty, B.K. ; Meher, P.K.
Author_Institution :
Dept. of Phys., SKCG Coll., Orissa, India
fDate :
11/1/1996 12:00:00 AM
Abstract :
Recurrence relations and fully pipelined novel cell-level systolic architectures are suggested for massively parallel implementation of two-dimensional FIR and linear phase FIR filters. Owing to the higher level of parallelism, the proposed structures would yield more throughput over the existing structures. Besides, it can be flexibly configured according to the throughput requirement of the application for the chosen processor technology for cost-effective implementation
Keywords :
FIR filters; digital signal processing chips; filtering theory; performance evaluation; pipeline processing; systolic arrays; 2D FIR filters; cost-effective; flexible cell-level systolic architecture; high throughput implementation; linear phase FIR filters; massively parallel implementation; pipelined architectures; recurrence relations; throughput requirement; two dimensional FIR filters;
Journal_Title :
Computers and Digital Techniques, IEE Proceedings -
DOI :
10.1049/ip-cdt:19960423